DocumentCode :
748374
Title :
Modeling Approaches for Functional Verification of RF-SoCs: Limits and Future Requirements
Author :
Wang, Yifan ; Joeres, Stefan ; Wunderlich, Ralf ; Heinen, Stefan
Author_Institution :
Rheinisch-Westfalische Tech. Hochschule (RWTH), RWTH Aachen Univ., Aachen
Volume :
28
Issue :
5
fYear :
2009
fDate :
5/1/2009 12:00:00 AM
Firstpage :
769
Lastpage :
773
Abstract :
Since the design and realization of a complex system on a chip is error prone, functional verification should have been a main task in today´s design flows but is still underestimated. This paper gives an overview of current modeling approaches to handle functional verification of a design on the top level, prior to tape out. The problems that arise from the different approaches such as baseband modeling and event-driven modeling are explained, and the resulting effects on the simulated system specifications are presented. The necessity of the approaches for future systems, which are not simulatable with current methods, is presented, and the needed extensions of the hardware description languages and simulators are proposed.
Keywords :
system-on-chip; RF-SoC; baseband modeling; event-driven modeling; functional verification; hardware description languages; Baseband; RF SoC; Verilog-AMS (analog and mixed signal); behavioral modeling; event-driven; verification;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2014533
Filename :
4838837
Link To Document :
بازگشت