DocumentCode :
750512
Title :
BiCMOS dynamic full adder circuit for high-speed parallel multipliers
Author :
Chen, H.P. ; Liao, H.J. ; Kuo, J.B.
Author_Institution :
Nat. Taiwan Univ., Taipei, Taiwan
Volume :
28
Issue :
12
fYear :
1992
fDate :
6/4/1992 12:00:00 AM
Firstpage :
1124
Lastpage :
1126
Abstract :
A BiCMOS dynamic full adder circuit for VLSI implementation of high-speed parallel multipliers using Wallace tree reduction architecture is presented. With the BiCMOS dynamic full adder circuit, an 8*8 multiplier designed based on a 2 mu m BiCMOS technology shows a six times improvement in speed as compared to the CMOS static circuit. The speed advantage of using BiCMOS dynamic full adder circuits is even greater in 16*16 and 32*32 multipliers as a result of the BiCMOS large driving capability for realising the complex Wallace tree reduction architecture.
Keywords :
BIMOS integrated circuits; adders; digital arithmetic; integrated logic circuits; multiplying circuits; parallel processing; 2 micron; BiCMOS technology; VLSI implementation; Wallace tree reduction architecture; dynamic full adder circuit; high-speed parallel multipliers;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19920709
Filename :
141155
Link To Document :
بازگشت