DocumentCode :
751155
Title :
A multifunctional processing board for the fast track trigger of the H1 experiment
Author :
Meer, David ; Müller, David ; Müller, Jörg ; Schöning, André ; Wissing, Christoph
Author_Institution :
Inst. for Particle Phys., ETH Zurich, Switzerland
Volume :
49
Issue :
2
fYear :
2002
fDate :
4/1/2002 12:00:00 AM
Firstpage :
357
Lastpage :
361
Abstract :
The electron-proton collider HERA is being upgraded to provide higher luminosity from the end of the year 2001. In order to enhance the selectivity on exclusive processes a fast track trigger (FTT) with high momentum resolution is being built for the H1 collaboration. The FTT will perform a three-dimensional (3-D) reconstruction of curved tracks in a magnetic field of 1.1 Tesla down to 100 MeV in transverse momentum. It is able to reconstruct up to 48 tracks within 23 μs in a high track multiplicity environment. The FIT consists of two hardware levels L1, L2 and a third software level. Analog signals of 450 wires are digitized at the first-level stage followed by a quick lookup of valid track segment patterns. For the main processing tasks at the second level such as linking, fitting, and deciding, a multifunctional processing board has been developed by the ETH Zürich, Switzerland, in collaboration with Supercomputing Systems, Zürich. It integrates a high-density field programmable gate array (FPGA) and four floating point digital signal processors (DSPs). This presentation will mainly concentrate on second trigger level hardware aspects and on the implementation of the algorithms used for linking and fitting. Emphasis is especially put on the integrated content addressable memory (CAM) functionality of the FPGA, which is ideally suited for implementing fast search tasks like track segment linking
Keywords :
content-addressable storage; data acquisition; digital signal processing chips; distributed memory systems; electron accelerators; field programmable gate arrays; nuclear electronics; parallel machines; readout electronics; storage rings; trigger circuits; 1.1 T; 100 MeV; 23 mus; CAM; DSP; FPGA; H1 experiment; HERA; curved track reconstruction; digitisation; electron-proton collider; fast track trigger; floating point digital signal processors; high momentum resolution; high track multiplicity environment; high-density field programmable gate array; higher luminosity; integrated content addressable memory functionality; multifunctional processing board; track segment linking; track segment patterns; Associative memory; Collaboration; Digital signal processing; Digital signal processors; Field programmable gate arrays; Hardware; Joining processes; Magnetic fields; Signal processing algorithms; Wires;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2002.1003736
Filename :
1003736
Link To Document :
بازگشت