• DocumentCode
    752199
  • Title

    VLSI architectural design tradeoffs for sliding-window log-MAP decoders

  • Author

    Wu, Chien-Ming ; Shieh, Ming-Der ; Wu, Chien-Hsing ; Hwang, Yin-Tsung ; Chen, Jun-Hong

  • Author_Institution
    Chip Implementation Center, Nat. Appl. Res. Labs., Hsinchu, Taiwan
  • Volume
    13
  • Issue
    4
  • fYear
    2005
  • fDate
    4/1/2005 12:00:00 AM
  • Firstpage
    439
  • Lastpage
    447
  • Abstract
    Turbo codes have received tremendous attention and have commenced their practical applications due to their excellent error-correcting capability. Investigation of efficient iterative decoder realizations is of particular interest because the underlying soft-input soft-output decoding algorithms usually lead to highly complicated implementation. This paper describes the architectural design and analysis of sliding-window (SW) Log-MAP decoders in terms of a set of predetermined parameters. The derived mathematical representations can be applied to construct a variety of VLSI architectures for different applications. Based on our development, a SW-Log-MAP decoder complying with the specification of third-generation mobile radio systems is realized to demonstrate the performance tradeoffs among latency, average decoding rate, area/computation complexity, and memory power consumption. This paper thus provides useful and general information on practical implementation of SW-Log-MAP decoders.
  • Keywords
    3G mobile communication; VLSI; error correction codes; integrated circuit design; iterative decoding; maximum likelihood decoding; turbo codes; 3G mobile radio; MAP algorithm; VLSI architecture; area/computation complexity; decoding rate; error-correcting capability; iterative decoder; latency performance; memory power consumption; sliding-window log-MAP decoders; soft-input soft-output decoding; turbo codes; Bit error rate; Computer architecture; Delay; Iterative algorithms; Iterative decoding; Land mobile radio; Parallel architectures; Throughput; Turbo codes; Very large scale integration; Iterative decoding; MAP algorithm; VLSI architecture and design; sliding window algorithm; turbo code;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2004.842917
  • Filename
    1411840