• DocumentCode
    75392
  • Title

    Radiation Effects in Advanced Multiple Gate and Silicon-on-Insulator Transistors

  • Author

    Simoen, Eddy ; Gaillardin, M. ; Paillet, P. ; Reed, R.A. ; Schrimpf, R.D. ; Alles, Michael L. ; El-Mamouni, F. ; Fleetwood, D.M. ; Griffoni, A. ; Claeys, Cor

  • Author_Institution
    Imec, Leuven, Belgium
  • Volume
    60
  • Issue
    3
  • fYear
    2013
  • fDate
    Jun-13
  • Firstpage
    1970
  • Lastpage
    1991
  • Abstract
    The aim of this review paper is to describe in a comprehensive manner the current understanding of the radiation response of state-of-the-art Silicon-on-Insulator (SOI) and FinFET CMOS technologies. Total Ionizing Dose (TID) response, heavy-ion microdose effects and single-event effects (SEEs) will be discussed. It is shown that a very high TID tolerance can be achieved by narrow-fin SOI FinFET architectures, while bulk FinFETs may exhibit similar TID response to the planar devices. Due to the vertical nature of FinFETs, a specific heavy-ion response can be obtained, whereby the angle of incidence becomes highly important with respect to the vertical sidewall gates. With respect to SEE, the buried oxide in the SOI FinFETs suppresses the diffusion tails from the charge collection in the substrate compared to the planar bulk FinFET devices. Channel lengths and fin widths are now comparable to, or smaller than the dimensions of the region affected by the single ionizing ions or lasers used in testing. This gives rise to a high degree of sensitivity to individual device parameters and source-drain shunting during ion-beam or laser-beam SEE testing. Simulations are used to illuminate the mechanisms observed in radiation testing and the progress and needs for the numerical modeling/simulation of the radiation response of advanced SOI and FinFET transistors are highlighted.
  • Keywords
    CMOS integrated circuits; MOSFET; diffusion; ion beam effects; numerical analysis; semiconductor device models; semiconductor device testing; silicon-on-insulator; FinFET CMOS technology; Si; advanced multiple gate transistor; channel lengths; charge collection; device parameters; diffusion tails; fin width; heavy-ion microdose effect; ion-beam SEE testing; laser-beam SEE testing; narrow-fin SOI FinFET architecture; numerical modeling; numerical simulation; radiation effects; single-event effect; source-drain shunting; state-of-the-art silicon-on-insulator technology; total ionizing dose response; vertical sidewall gates; Electric potential; Electrostatics; FinFETs; Logic gates; Radiation effects; Silicon; Buried oxide; FinFET; charge collection; dumbbell and saddle contact; gate-all-around; shunt effect; silicon-on-insulator;
  • fLanguage
    English
  • Journal_Title
    Nuclear Science, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9499
  • Type

    jour

  • DOI
    10.1109/TNS.2013.2255313
  • Filename
    6519329