DocumentCode :
755977
Title :
Investigation of SOI-like I-V characteristics for a 64-Mb DRAM SCC MOSFET with a buried drain
Author :
Orlowski, Marius ; Subrahmanyan, Ravi
Author_Institution :
Motorola Inc., Austin, TX, USA
Volume :
39
Issue :
7
fYear :
1992
fDate :
7/1/1992 12:00:00 AM
Firstpage :
1652
Lastpage :
1660
Abstract :
The MOSFET structure of a surrounding-high-capacitance cell (SCC) trench cell with a buried drain scaled down for 64-Mb DRAM applications has been studied using the device simulator MINIMOS. For this cell design, the depletion zones of the buried drain can pinch off the substrate at a sufficiently high drain bias. The resulting floating substrate causes sharply increased avalanche carrier generation similar to (but more severe than) the kink effects found in SOI structures. These effects limit the utility of this structure for small-geometry DRAM structures. The mechanism for the enhanced avalanche generation and its dependence on bias conditions and geometry have been studied, and pertinent design rules for punchthrough and pinchoff by the buried drain have been established
Keywords :
DRAM chips; MOS integrated circuits; digital simulation; insulated gate field effect transistors; 64 Mbit; DRAM applications; MINIMOS; MOSFET structure; SOI-like I-V characteristics; avalanche carrier generation; bias conditions; buried drain; cell design; depletion zones; device simulator; drain bias; floating substrate; geometry; kink effects; pinchoff; punchthrough; small-geometry DRAM structures; surrounding-high-capacitance cell; trench cell; Capacitance; Capacitors; Dielectrics; Doping; Geometry; Joining processes; MOSFET circuits; Random access memory; Threshold voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.141231
Filename :
141231
Link To Document :
بازگشت