DocumentCode :
758503
Title :
Hardware-Based TCP Processor for Gigabit Ethernet
Author :
Uchida, Tomohisa
Author_Institution :
Univ. of Tokyo, Tokyo
Volume :
55
Issue :
3
fYear :
2008
fDate :
6/1/2008 12:00:00 AM
Firstpage :
1631
Lastpage :
1637
Abstract :
Transmission control protocol (TCP) and Ethernet have been widely used in readout systems. These protocols are de facto standards and have been implemented on standard operating systems. However, some small devices, e.g., front-end devices and detectors, are not capable of employing these protocols because of hardware size limitations. This paper describes a TCP processor for gigabit Ethernet with a circuit size suitable for implementing on a single field programmable gate array. The only peripheral device required is a single Ethernet physical layer device. The hardware was implemented and its TCP throughput was measured. The throughputs in both directions simultaneously were at the upper limits of gigabit Ethernet. A mechanism for slow control over user datagram protocol (UDP) is also provided. The processor described here allows adoption of TCP/Ethernet in small devices that have hardware size limitations.
Keywords :
field programmable gate arrays; local area networks; transport protocols; Ethernet physical layer device; field programmable gate array; gigabit Ethernet; hardware-based TCP processor; readout systems; transmission control protocol; user datagram protocol; Circuits; Control systems; Detectors; Ethernet networks; Field programmable gate arrays; Hardware; Operating systems; Physical layer; Protocols; Throughput; Ethernet; FPGA; TCP/IP;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2008.920264
Filename :
4545224
Link To Document :
بازگشت