DocumentCode :
759679
Title :
Data-dependent logic swing internal bus architecture for ultralow-power LSI´s
Author :
Hiraki, Mitsuru ; Kojima, Hirotsugu ; Misawa, Hitoshi ; Akazawa, Takashi ; Hatano, Yuji
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
Volume :
30
Issue :
4
fYear :
1995
fDate :
4/1/1995 12:00:00 AM
Firstpage :
397
Lastpage :
402
Abstract :
A reduced-swing internal bus scheme is proposed for achieving ultralow-power LSI´s. The proposed data-dependent logic swing bus (DDL bus) uses charge sharing between bus wires and an additional bus wire to reduce its voltage swing. With this technique, the power dissipation of the proposed bus is reduced to 1/16 that of a conventional bus when used for a 16-b-wide bus. In addition, a dual-reference sense-amplifying receiver (DRSA receiver) has been developed to convert a reduced-swing bus signal to a CMOS-level signal without loss of noise margin or speed. Experimental circuits fabricated using 0.5-μm CMOS process verify the low-power operation of the proposed bus at an operating frequency of 40 MHz with a supply voltage of 3.3 V
Keywords :
CMOS logic circuits; flip-flops; integrated circuit technology; large scale integration; 0.5 micron; 16 bit; 3.3 V; 40 MHz; CMOS-level signal; bus wires; charge sharing; data-dependent logic swing; dual-reference sense-amplifying receiver; internal bus architecture; low-power operation; noise margin; operating frequency; power dissipation; supply voltage; ultralow-power LSIs; voltage swing; Capacitance; Circuits; Large scale integration; Logic; Noise reduction; Power dissipation; Semiconductor device noise; Voltage; Wires; Wiring;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.375959
Filename :
375959
Link To Document :
بازگشت