• DocumentCode
    76060
  • Title

    GIDL in Doped and Undoped FinFET Devices for Low-Leakage Applications

  • Author

    Kerber, Pranita ; Zhang, Qintao ; Koswatta, Siyuranga ; Bryant, Andres

  • Author_Institution
    IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
  • Volume
    34
  • Issue
    1
  • fYear
    2013
  • fDate
    Jan. 2013
  • Firstpage
    6
  • Lastpage
    8
  • Abstract
    Investigation of gate-induced drain leakage (GIDL) in thick-oxide dual-gate doped- and undoped-channel FinFET devices through 3-D process and device simulations is presented. For a given gate length (LG) and gate dielectric thickness, the placement and grading of the drain junction and the channel doping are shown to have a tremendous impact on GIDL. Suppression of GIDL by as much as two orders of magnitude can be realized by formation of steep underlapped junctions for both doped- and undoped-channel devices. The prospect of low leakage levels in doped-channel high- VT FinFETs makes them suitable for memory cell applications.
  • Keywords
    MOSFET; semiconductor doping; 3D process; GIDL; channel doping; device simulation; drain junction; gate dielectric thickness; gate length; gate-induced drain leakage; low-leakage application; memory cell application; thick-oxide dual-gate doped-channel FinFET device; undoped FinFET device; Doping; FinFETs; Junctions; Leakage current; Logic gates; Semiconductor process modeling; Tunneling; Doped FinFET; TCAD; gate-induced drain leakage (GIDL); junction engineering; silicon-on-insulator (SOI); ultrathin body;
  • fLanguage
    English
  • Journal_Title
    Electron Device Letters, IEEE
  • Publisher
    ieee
  • ISSN
    0741-3106
  • Type

    jour

  • DOI
    10.1109/LED.2012.2224089
  • Filename
    6361452