DocumentCode :
763207
Title :
Dynamic and Partial FPGA Exploitation
Author :
Becker, Jürgen ; Hübner, Michael ; Hettich, Gerhard ; Constapel, Rainer ; Eisenmann, Joachim ; Luka, Jürgen
Author_Institution :
Inst. fur Technik der Informationsverarbeitung, Karlsruhe Univ.
Volume :
95
Issue :
2
fYear :
2007
Firstpage :
438
Lastpage :
452
Abstract :
Today´s field programmable gate array (FPGA) architectures, like Xilinx´s Virtex-II series, enable partial and dynamic run-time self-reconfiguration. This feature allows the substitution of parts of a hardware design implemented on this reconfigurable hardware, and therefore, a system can be adapted to the actual demands of applications running on the chip. Exploiting this possibility enables the development of adaptive hardware for a huge variety of applications. A novel method for communication interfaces using look up table (LUT)-based communication primitives enables an exact separation of reconfigurable parts and a fast and intelligent bus-system. A new adaptive software/hardware reconfigurable system is presented in this paper, using a real application in the automotive domain implemented on a Xilinx Virtex-II 3000 FPGA to present results
Keywords :
automotive electronics; field programmable gate arrays; reconfigurable architectures; table lookup; automotive electronics; dynamic partial reconfiguration; field programmable gate arrays; hardware design; lookup table; reconfigurable hardware; self-reconfiguration; Application software; Automotive engineering; Computer architecture; Control systems; Field programmable gate arrays; Hardware; Network topology; Process control; Runtime; Vehicle dynamics; Automotive electronic systems; dynamic partial reconfiguration; high-level FPGA design flow; on-demand adaptivity;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/JPROC.2006.888404
Filename :
4142918
Link To Document :
بازگشت