Title :
A VLSI-oriented parallel FFT algorithm
Author_Institution :
Inst. of Comput. Technol., Acad. Sinica, Beijing, China
fDate :
2/1/1996 12:00:00 AM
Abstract :
Usually, parallel pipelined FFT processors are used to compute long FFTs due to high processing rate and easy implementation. The efficient VLSI implementation of each FFT processor at the pipelines is a critical problem to be considered. We propose a new parallel FFT algorithm that removes the complex multiplier between the two pipeline stages. The new algorithm also simplifies the address generation of twiddle factors and reduces the number of twiddle factors to a minimum. With the new algorithm, each FFT processor at the pipelines can be integrated easily onto a single chip
Keywords :
VLSI; digital signal processing chips; fast Fourier transforms; parallel algorithms; pipeline processing; VLSI implementation; address generation; digital signal processing; parallel FFT algorithm; parallel pipelined FFT processors; twiddle factors; Concurrent computing; Digital signal processing chips; Equations; Fast Fourier transforms; Pipelines; Random access memory; Read only memory; Signal processing algorithms; Software algorithms; Very large scale integration;
Journal_Title :
Signal Processing, IEEE Transactions on