DocumentCode :
763715
Title :
A VLSI-oriented parallel FFT algorithm
Author :
Ma, Yu Tai
Author_Institution :
Inst. of Comput. Technol., Acad. Sinica, Beijing, China
Volume :
44
Issue :
2
fYear :
1996
fDate :
2/1/1996 12:00:00 AM
Firstpage :
445
Lastpage :
448
Abstract :
Usually, parallel pipelined FFT processors are used to compute long FFTs due to high processing rate and easy implementation. The efficient VLSI implementation of each FFT processor at the pipelines is a critical problem to be considered. We propose a new parallel FFT algorithm that removes the complex multiplier between the two pipeline stages. The new algorithm also simplifies the address generation of twiddle factors and reduces the number of twiddle factors to a minimum. With the new algorithm, each FFT processor at the pipelines can be integrated easily onto a single chip
Keywords :
VLSI; digital signal processing chips; fast Fourier transforms; parallel algorithms; pipeline processing; VLSI implementation; address generation; digital signal processing; parallel FFT algorithm; parallel pipelined FFT processors; twiddle factors; Concurrent computing; Digital signal processing chips; Equations; Fast Fourier transforms; Pipelines; Random access memory; Read only memory; Signal processing algorithms; Software algorithms; Very large scale integration;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/78.485944
Filename :
485944
Link To Document :
بازگشت