Title :
Low-Power
/3 Write Scheme With Inversion Coding Circuit for Complementary Memristor Array
Author :
Seok-Jin Ham ; Hyun-Sun Mo ; Kyeong-Sik Min
Author_Institution :
Sch. of Electr. Eng., Kookmin Univ., Seoul, South Korea
Abstract :
The conventional VDD/3 write scheme is very advantageous in minimizing the unwanted resistance change in unselected cells during the write time. This is due to the fact that an amount of applied voltage at the unselected cells is reduced from VDD/2 in the VDD/2 scheme to VDD/3 in the VDD/3 scheme. However, the VDD/3 scheme should sacrifice much larger switching power than the VDD /2 scheme for having smaller voltage applied at the unselected cells. In this paper, we propose to combine the VDD/3 scheme with the inversion coding circuit to alleviate large switching power of the VDD/3 scheme. The proposed VDD/3 scheme with the inversion coding circuit is verified for 500 × 500 and 1000 × 1000 passive memristor array with the operating frequency of 10 MHz to save power consumption as much as 19% than the conventional VDD/3 scheme. For 50 MHz, the power saving is more improved to reach as much as 34%. In addition to this power saving, due to the reduced number of bit transitions in the inversion coding, the number of write cycles can be increased by as much as 39% thereby the poor endurance of complementary resistive switch array can be compensated significantly.
Keywords :
encoding; low-power electronics; memristors; bit transitions; complementary memristor array; complementary resistive switch array; frequency 10 MHz; frequency 50 MHz; inversion coding circuit; low-power VDD/3 writing; operating frequency; passive memristor array; power consumption; power saving; switching power; write cycles; Arrays; Encoding; Memristors; Power demand; Resistance; Switches; Writing; Complementary memristor cell; cross-point memories; inversion coding circuit; memristor; sneak-path leakage;
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2013.2274529