DocumentCode :
768331
Title :
Pipeline, memory-efficient and programmable architecture for 2D discrete wavelet transform using lifting scheme
Author :
Fatemi, O. ; Bolouki, Sadegh
Author_Institution :
Dept. of Electron. & Comput. Eng., Univ. of Tehran, Iran
Volume :
152
Issue :
6
fYear :
2005
Firstpage :
703
Lastpage :
708
Abstract :
The use of wavelet transforms is becoming increasingly important in different applications including image compression applications. In the paper the authors propose a dedicated architecture to implement a two-dimensional discrete wavelet transform using a lifting scheme method for image compression application. The advantages of the lifting scheme are lower computational complexity, transforming the signal without extension and resulting in reduced memory requirement. The proposed architecture is reconfigurable for 5/3 and 9/7 filters, and employs folded configuration to reduce the hardware cost and achieve higher hardware utilisation. The architecture is useful for VLSI implementation and various image/video applications. The design has been implemented in VHDL and is fully synthesizable.
Keywords :
VLSI; computational complexity; data compression; discrete wavelet transforms; image coding; pipeline arithmetic; reconfigurable architectures; 2D discrete wavelet transform; 5/3 filters; 9/7 filters; Daubechies filters; VHDL; VLSI implementation; computational complexity; image compression; lifting scheme; memory-efficient architecture; pipeline architecture; programmable architecture; reduced memory requirement;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:20059055
Filename :
1561707
Link To Document :
بازگشت