DocumentCode :
771430
Title :
Recent Research on Bloch Line Memory
Author :
Konishi, Susumu
Author_Institution :
Faculty of Engineering, Kyushu University.
Volume :
2
Issue :
11
fYear :
1987
Firstpage :
988
Lastpage :
995
Abstract :
Chip organization of Bloch line memory having major-line minor-loop scheme is presented on the basis of preliminary experiments and computer simulation. The bubble propagation major-line is composed of two level zigzag conductors. Minor-loops are stripe domain walls surrounding completely grooved regions. Practical methods for Bloch line writing and sensing are also presented including stripe domain stretching and initiation.
Keywords :
Computer simulation; Conductive films; Conductors; Garnet films; Laboratories; Magnetics Society; Memory architecture; Potential well; Prototypes; Writing;
fLanguage :
English
Journal_Title :
Magnetics in Japan, IEEE Translation Journal on
Publisher :
ieee
ISSN :
0882-4959
Type :
jour
DOI :
10.1109/TJMJ.1987.4549661
Filename :
4549661
Link To Document :
بازگشت