DocumentCode :
772226
Title :
High-Performance VLSI Architecture of Decision Feedback Equalizer for Gigabit Systems
Author :
Lin, Chih-Hsiu ; Wu, An-Yeu Andy ; Li, Fan-Min
Author_Institution :
Graduate Inst. of Electron. Eng., Nat. Taiwan Univ.
Volume :
53
Issue :
9
fYear :
2006
Firstpage :
911
Lastpage :
915
Abstract :
This brief addresses the design of a decision feedback equalizer (DFE) for gigabit throughput rate. It is well known that the feedback loop in a DFE limits an upper bound of the achievable speed. For a L-tap feedbackward filter (FBF) and M-pulse amplitude modulation, Parhi (1991) and Kasturia and Winters (1991) reformulated the FBF as a (M)L-to-1 multiplexer. Due to the reformulation, the overhead of extra adders and extra multiplexers are as large as (M)L. The required hardware overhead should be more severe when the DFE is implemented in parallel. In this brief, we propose two new approaches to implement the DFE when gigabit throughput rate is desired. The first approach is partial pre-computation scheme, which can trade-off between hardware complexity and computational speed. The second approach is two-stage pre-computation scheme, which can be applied to higher speed applications. In the later case, we can reduce the hardware overhead to about 2(M)(-L/2) times of [1], [2], and the iteration bound is (log2W+2)/(L/2+1)+(log2M) multiplexer-delays, where W is the wordlength of weight coefficient of a FBF. We demonstrate the proposed architectures by apply it to the 10 Gbase-LX4 optical communication systems
Keywords :
VLSI; adders; decision feedback equalisers; integrated circuit design; L-tap feedbackward filter; VLSI architecture; adders; decision feedback equalizer; feedback loop; gigabit systems; multiplexers; pulse amplitude modulation; Amplitude modulation; Decision feedback equalizers; Feedback loop; Filters; Hardware; Multiplexing; Optical fiber communication; Throughput; Upper bound; Very large scale integration; Decision feedback equalizer (DFE); gigabit system; partial pre-computation scheme; two-stage pre-computation scheme;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2006.881165
Filename :
1705065
Link To Document :
بازگشت