DocumentCode :
772294
Title :
On-Chip Adaptive Circuits for Fast Media Processing
Author :
Sangireddy, Rama ; Somani, Arun K.
Author_Institution :
Dept. of Electr. Eng., Texas Univ. at Dallas, Richardson, TX
Volume :
53
Issue :
9
fYear :
2006
Firstpage :
946
Lastpage :
950
Abstract :
Applications, depending on their nature, demand either higher computing capacity, larger data-storage capacity, or both. Hence, providing on-chip memory and computing resources that are fixed in nature is expensive and does not enable an efficient utilization of on-chip silicon real estate. In this brief, we design the circuit of an adaptive register file computing (ARC) unit, a novel on-chip dual-role circuit with a minimal area overhead of 0.233 mm2 at 0.18-mu technology. It supplements the conventional register bank to provide larger register storage capacity or acts as a specialized computing unit to provide higher on-chip computing capacity, depending on the requirement of a specific application. The brief discusses the circuit-level details for the implementation of the dual-role ARC unit, its integration in a wide-issue processor pipeline, and the corresponding performance enhancement in various multimedia applications
Keywords :
integrated memory circuits; multimedia systems; pipeline processing; reconfigurable architectures; 0.18 micron; adaptive circuits; adaptive register file computing; data storage; fast media processing; multimedia systems; on-chip memory; processor pipeline; reconfigurable computing; register storage capacity; CMOS technology; Circuits; Computer applications; Computer architecture; High performance computing; Multimedia computing; Pipelines; Random access memory; Registers; Silicon; Multimedia; reconfigurable computing; register file;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2006.880336
Filename :
1705072
Link To Document :
بازگشت