DocumentCode :
772625
Title :
A wafer-scale 3-D circuit integration technology
Author :
Burns, James A. ; Aull, Brian F. ; Chen, Chang-Lee ; Chang-Lee Chen ; Keast, Craig L. ; Knecht, Jeffrey M. ; Suntharalingam, Vyshnavi ; Warner, Keith ; Wyatt, Peter W. ; Yost, Donna-Ruth W.
Author_Institution :
Lincoln Lab., MIT, Lexington, MA
Volume :
53
Issue :
10
fYear :
2006
Firstpage :
2507
Lastpage :
2516
Abstract :
The rationale and development of a wafer-scale three-dimensional (3-D) integrated circuit technology are described. The essential elements of the 3-D technology are integrated circuit fabrication on silicon-on-insulator wafers, precision wafer-wafer alignment using an in-house-developed alignment system, low-temperature wafer-wafer bonding to transfer and stack active circuit layers, and interconnection of the circuit layers with dense-vertical connections with sub-Omega 3-D via resistances. The 3-D integration process is described as well as the properties of the four enabling technologies. The wafer-scale 3-D technology imposes constraints on the placement of the first lithographic level in a wafer-stepper process. Control of wafer distortion and wafer bow is required to achieve submicrometer vertical vias. Three-tier digital and analog 3-D circuits were designed and fabricated. The performance characteristics of a 3-D ring oscillator, a 1024 times 1024 visible imager with an 8-mum pixel pitch, and a 64 times 64 Geiger-mode laser radar chip are described
Keywords :
integrated circuit interconnections; silicon-on-insulator; wafer bonding; wafer-scale integration; 3D circuit integration; 3D integrated circuits; 3D ring oscillator; Geiger-mode laser radar chip; digital and analog 3D circuits; integrated circuit design; integrated circuit fabrication; integrated circuit interconnections; integrated circuit packaging; low-temperature wafer-wafer bonding; monolithic integrated circuits; precision wafer-wafer alignment; silicon-on-insulator wafers; stack active circuit layers; visible imager; wafer bonding; wafer bow; wafer distortion; wafer-scale 3D technology; wafer-scale circuit integration; Active circuits; Fabrication; Integrated circuit interconnections; Integrated circuit technology; Laser radar; Pixel; Process control; Ring oscillators; Silicon on insulator technology; Wafer bonding; Integrated circuit design; integrated circuit fabrication; integrated circuit interconnections; integrated circuit packaging; monolithic integrated circuits; three-dimensional (3-D) integrated circuits; wafer bonding; wafer-scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2006.882043
Filename :
1705102
Link To Document :
بازگشت