DocumentCode :
773355
Title :
A High Bandwidth Power Scalable Sub-Sampling 10-Bit Pipelined ADC With Embedded Sample and Hold
Author :
Ahmed, Imran ; Johns, David A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Toronto, ON
Volume :
43
Issue :
7
fYear :
2008
fDate :
7/1/2008 12:00:00 AM
Firstpage :
1638
Lastpage :
1647
Abstract :
A pipelined ADC architecture for use in sub-sampled systems which is power scalable in relation to its down sampled bandwidth is presented. The ADC uses a technique to eliminate the front-end sample hold, thereby reducing power consumption. The technique allows for a power savings of 20% compared to a previous design. A method to improve the settling behavior of rapid power-on opamps is also presented. Measured results in a 1.8 V 0.18 CMOS process verify the removal of the front-end sample and hold does not cause gross MSB errors for input frequencies higher than 267 MHz. With 50 MS/s, for the SNDR is 51.5 dB, and with 4.55 MS/s for the SNDR is 52.2 dB.
Keywords :
CMOS integrated circuits; analogue-digital conversion; embedded systems; operational amplifiers; pipeline processing; sample and hold circuits; CMOS process; analogue-digital conversion; embedded sample and hold; front-end sample hold; pipelined ADC architecture; power scalable ADC; power-on opamps; size 0.18 mum; subsampled systems; voltage 1.8 V; word length 10 bit; Bandwidth; Baseband; CMOS process; Design methodology; Energy consumption; Frequency measurement; Pipelines; Power harmonic filters; Sampling methods; Voltage; ADC; CMOS; current modulated power scaling (CMPS); current starved; delay cell; pipeline; power reduction; power scalable; rapid power-on opamp; reconfigurable; sample and hold; scalable; sub-sampling;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.923727
Filename :
4550627
Link To Document :
بازگشت