Title :
SoC with an integrated DSP and a 2.4-GHz RF transmitter
Author :
Staszewski, Robert B. ; Staszewski, Roman ; Wallberg, John L. ; Jung, Tom ; Hung, Chih-Ming ; Koh, Jinseok ; Leipold, Dirk ; Maggio, Ken ; Balsara, Poras T.
Author_Institution :
Wireless Analog Technol. Center, Texas Instrum. Inc., Dallas, TX, USA
Abstract :
We present a system-on-chip (SoC) that integrates a TMS320C54x digital signal processor (DSP), which is commonly used in cellular phones, with a multigigahertz digital RF transmitter that meets the Bluetooth specifications. The RF transmitter is tightly coupled with the DSP and is directly mapped to its address space. The transmitter architecture is based on an all-digital phase-locked loop (ADPLL), which is built from the ground up using digital techniques and digital creation flow that exploit high speed and high density of a deep-submicrometer CMOS process while avoiding its weaker handling of voltage. The frequency synthesizer features a wideband frequency modulation capability. As part of the digital flow, the digitally controlled oscillator (DCO) and a class-E power-amplifier are created as ASIC cells with digital I/Os. All digital blocks, including the 2.4-GHz logic, are synthesized from VHDL and auto routed. The use of VHDL allows for a tight and seamless integration of RF with the DSP. To take advantage of the direct DSP-RF coupling and to demonstrate a software-defined radio (SDR) capability, a DSP program is written to perform modulation of the GSM standard. The chip is fabricated in a baseline 130-nm CMOS process with no analog extensions and features high logic gate density of 150 kgates per mm/sup 2/. The RF transmitter area occupies only 0.54 mm/sup 2/, and the current consumption (including the companion DSP) is 49 mA at 1.5-V supply and 4 mW of RF output. This proves attractiveness and competitiveness of the "digital RF" approach, whose goal is to replace RF functions with high-speed digital logic gates.
Keywords :
CMOS digital integrated circuits; UHF integrated circuits; digital phase locked loops; digital signal processing chips; frequency modulation; frequency synthesizers; logic design; radio transmitters; system-on-chip; 1.5 V; 130 nm; 2.4 GHz; 4 mW; 49 mA; Bluetooth; GSM standard; TMS320C54x digital signal processor; all-digital phase-locked loop; class-E power-amplifiers; deep-submicrometer CMOS process; digital creation flow; digitally controlled oscillators; frequency synthesizer; integrated digital signal processor; logic gate density; multigigahertz digital RF transmitter; software-defined radio; system-on-chip; wideband frequency modulation capability; CMOS logic circuits; CMOS process; Cellular phones; Digital signal processing; Digital signal processing chips; Digital signal processors; Logic gates; Radio frequency; Radio transmitters; System-on-a-chip; All-digital; Bluetooth; digital signal processor (DSP); frequency synthesizer; integration; phase domain; single-chip; system-on-chip (SoC); transmitter;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2005.859587