DocumentCode :
774519
Title :
Modular and rapid testing of SOCs with unwrapped logic blocks
Author :
Xu, Qiang ; Nicolici, Nicola
Author_Institution :
Dept. of Comput. Sci. & Eng., Chinese Univ. of Hong Kong, China
Volume :
13
Issue :
11
fYear :
2005
Firstpage :
1275
Lastpage :
1285
Abstract :
Extensive research has been carried out for test planning of core-based system-on-a-chip devices. Most of the prior work assumes that all of the embedded cores are wrapped for test purpose. However, some designs may contain user-defined logic or cores that cannot be wrapped due to area constraints or timing violations. This paper discusses how these unwrapped logic blocks can be tested rapidly by adapting the TestRail architecture, which uses only the test control mechanism and the test instructions available through the IEEE 1500 standard for embedded core test. A new test scheduling algorithm, which facilitates a concurrent test of both unwrapped logic blocks and IEEE 1500-wrapped cores, is proposed, and experiments show that it outperforms a previous approach when the available number of tester channels and/or the number of unwrapped logic blocks are small.
Keywords :
embedded systems; integrated circuit testing; logic testing; system-on-chip; TestRail architecture; concurrent testing; embedded core test; light-wrapped cores; system-on-chip testing; test control mechanism; test scheduling algorithm; unwrapped logic blocks; user-defined logic; Automatic testing; Circuit testing; Design automation; Logic design; Logic devices; Logic testing; Manufacturing; System testing; System-on-a-chip; Timing; Light-wrapped cores; system-on-a-chip (SOC) testing; test scheduling;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2005.859585
Filename :
1564080
Link To Document :
بازگشت