DocumentCode :
775757
Title :
Leakage Minimization of SRAM Cells in a Dual- V_t and Dual- T_{\\rm ox} Technology
Author :
Amelifard, Behnam ; Fallah, Farzan ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA
Volume :
16
Issue :
7
fYear :
2008
fDate :
7/1/2008 12:00:00 AM
Firstpage :
851
Lastpage :
860
Abstract :
Aggressive CMOS scaling results in low threshold voltage and thin oxide thickness for transistors manufactured in deep submicrometer regime. As a result, reducing the subthreshold and tunneling gate leakage currents has become one of the most important criteria in the design of VLSI circuits. This paper presents a method based on dual- V t and dual- T ox assignment to reduce the total leakage power dissipation of static random access memories (SRAMs) while maintaining their performance. The proposed method is based on the observation that read and write delays of a memory cell in an SRAM block depend on the physical distance of the cell from the sense amplifier and the decoder. Thus, the idea is to deploy different configurations of six-transistor SRAM cells corresponding to different threshold voltage and oxide thickness assignments for the transistors. Unlike other techniques for low-leakage SRAM design, the proposed technique incurs neither area nor delay overhead. In addition, it results in a minor change in the SRAM design flow. The leakage saving achieved by using this technique is a function of the values of the high threshold voltage and the oxide thickness, as well as the number of rows and columns in the cell array. Simulation results with a 65-nm process demonstrate that this technique can reduce the total leakage power dissipation of a 64 times 512 SRAM array by 33% and that of a 32 times 512 SRAM array by 40%.
Keywords :
SRAM chips; leakage currents; SRAM cell; dual-Tox technology; dual-Vt technology; leakage minimization; leakage power dissipation; oxide thickness; size 65 nm; static random access memories; threshold voltage; Circuits; Delay; Leakage current; Manufacturing; Minimization; Power dissipation; Random access memory; Threshold voltage; Tunneling; Very large scale integration; Low-power design; multiple $V_t$; multiple $T_{rm ox}$; static random access memory (SRAM); subthreshold leakage; tunneling gate leakage;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2000459
Filename :
4553750
Link To Document :
بازگشت