DocumentCode :
775850
Title :
Implementation of scalable power and area efficient high-throughput Viterbi decoders
Author :
Gemmeke, Tobias ; Gansen, Michael ; Noll, Tobias G.
Author_Institution :
Dept. of Electr. Eng. & Comput. Syst., Aachen Inst. of Technol., Germany
Volume :
37
Issue :
7
fYear :
2002
fDate :
7/1/2002 12:00:00 AM
Firstpage :
941
Lastpage :
948
Abstract :
Today´s data reconstruction in digital communication systems requires designs of highest throughput rate at low power. The Viterbi algorithm is a key element in such digital signal processing applications. The nonlinear and recursive nature of the Viterbi decoder makes its high-speed implementation challenging. Several promising approaches to achieve either high throughput or low power have been proposed in the past. A combination of these is developed in this paper. Additional new concepts allow building a signal-flow graph suitable for the design of high-speed Viterbi decoders with low power. Using a flexible datapath generator facilitates the essential quantitative optimization from architectural down to physical level to fully exploit the low-power and high-speed potential of a given technology. With parameterizable design entry, this datapath generator establishes the basis of a scalable platform-based design library. Altogether, this allows coverage of the range of today´s industrial interest in high throughput rates, from 150 Msymbols/s up to 1.2 Gsymbols/s using conventional CMOS logic. The features of two exemplary Viterbi decoder implementations prove the benefit of this physically oriented design methodology in terms of speed and low power, when compared to other leading edge implementations
Keywords :
CMOS logic circuits; VLSI; Viterbi decoding; demodulators; digital communication; digital signal processing chips; high-speed integrated circuits; integrated circuit design; logic CAD; signal flow graphs; CMOS logic; VLSI; area efficient; data reconstruction; digital video broadcasting satellite system; flexible datapath generator; hard-disk drive read channel; high-speed implementation; high-throughput Viterbi decoders; low power; physically oriented design methodology; quantitative optimization; scalable hard macros; scalable power; signal-flow graph; Buildings; CMOS logic circuits; CMOS technology; Decoding; Digital communication; Digital signal processing; Libraries; Signal design; Throughput; Viterbi algorithm;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2002.1015694
Filename :
1015694
Link To Document :
بازگشت