DocumentCode :
776290
Title :
VLSI implementation of a low-power antilogarithmic converter
Author :
Abed, Khalid H. ; Siferd, Raymond E.
Author_Institution :
Dept. of Electr. Eng., Wright State Univ., Dayton, OH, USA
Volume :
52
Issue :
9
fYear :
2003
Firstpage :
1221
Lastpage :
1228
Abstract :
This paper presents a VLSI implementation of a unique 32-bit antilogarithmic converter, which generates data for some digital-signal-processing (DSP) applications. Novel antilogarithm correcting algorithms are developed and implemented with low-power and hardware-efficient correcting circuits. The VLSI implementations of these algorithms are much smaller than other hardware intensive algorithms found in the literature. The converter is implemented using 0.6 μm CMOS technology, and its combinational logic implementation requires 1500λ×2800λ of chip area. The 32-bit antilogarithmic converter computes the antilogarithm in a single clock cycle and runs at 100 MHz and consumes 81 mW.
Keywords :
CMOS logic circuits; VLSI; combinational circuits; digital signal processing chips; 0.6 micron; 100 MHz; 32 bit; 81 mW; CMOS technology; DSP; VLSI; antilogarithm correcting algorithms; combinational logic; digital signal processing; hardware-efficient correcting circuits; low-power antilogarithmic converter; CMOS technology; Circuits; Digital signal processing; Digital signal processing chips; Hardware; Linear approximation; Read only memory; Signal processing algorithms; Table lookup; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2003.1228517
Filename :
1228517
Link To Document :
بازگشت