DocumentCode :
776320
Title :
Single-bit error-correction circuit for ATM interfaces
Author :
Maniatopoulos, A. ; Antonakopoulos, T. ; Makios, V.
Author_Institution :
Dept. of Electr. Eng., Patras Univ., Greece
Volume :
31
Issue :
8
fYear :
1995
fDate :
4/13/1995 12:00:00 AM
Firstpage :
617
Lastpage :
618
Abstract :
Cell switching systems use cyclic codes for protecting cell headers from transmission errors either by detecting multiple errors or by correcting single-bit errors. The authors present a new method for implementing single-bit forward error-correction functions by minimising the complexity of parallel CRC circuits, resulting in low hardware complexity and high operational speed. The method does not use a look-up table for determining the corrupted bit position, but implements a repetitive algorithm for matching the generated syndrome. The implementation of the proposed method to an ATM interface using field programmable gate arrays is also described
Keywords :
B-ISDN; asynchronous transfer mode; cyclic codes; field programmable gate arrays; forward error correction; ATM interfaces; FPGA; STM-1 interface; cell switching systems; cyclic codes; cyclic redundancy code; field programmable gate arrays; forward error-correction functions; generated syndrome matching; parallel CRC circuits; repetitive algorithm; single-bit error-correction circuit; transmission errors;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19950445
Filename :
383990
Link To Document :
بازگشت