• DocumentCode
    77681
  • Title

    A 3 GHz Dual Core Processor ARM Cortex TM -A9 in 28 nm UTBB FD-SOI CMOS With Ultra-Wide Voltage Range and Energy Efficiency Optimization

  • Author

    Jacquet, D. ; Hasbani, Frederic ; Flatresse, Philippe ; Wilson, Richard ; Arnaud, F. ; Cesana, G. ; Di Gilio, Thierry ; Lecocq, Claire ; Roy, Tonmoy ; Chhabra, Amit ; Grover, Claire ; Minez, Olivier ; Uginet, Jacky ; Durieu, Guy ; Adobati, Cyril ; Casalot

  • Author_Institution
    STMicroelectron., Grenoble, France
  • Volume
    49
  • Issue
    4
  • fYear
    2014
  • fDate
    Apr-14
  • Firstpage
    812
  • Lastpage
    826
  • Abstract
    This paper presents the implementation details and silicon results of a 3 GHz dual-core ARM Cortex TM -A9 (A9) manufactured in the 28 nm planar Ultra-Thin Box and Body Fully-Depleted CMOS (UTBB FD-SOI) technology. The implementation is based on a fully synthesizable standard design flow. The design exploits the important flexibility provided by the FD-SOI technology, notably a wide Dynamic Voltage and Frequency Scaling (DVFS) range, from 0.52 V to 1.37 V, and Forward Body Bias (FBB) techniques up to 1.3 V. Detailed explanations of the body-biasing techniques specific to this technology are largely presented, in the context of a multi- VT co-integration, which enable this energy efficient silicon implementation. The system integrates all the advanced IPs for energy efficiency as well as the body bias generator and a fast (μs range) dynamic body bias management capability. The measured dual core CPU maximum operation frequency is 3 GHz (for 1.37 V) and it can be operated down to 300 MHz (for 0.52 V) in full continuous DVFS. The obtained relative performance, with respect to an equivalent planar 28 nm bulk CMOS chip, shows an improvement of +237% at 0.6 V, or +544% at 0.61 V with 1.3 V FBB.
  • Keywords
    CMOS integrated circuits; microcontrollers; silicon-on-insulator; DVFS; UTBB FD-SOI CMOS; body bias management capability; body-biasing techniques; dual core processor ARM cortex-A9; energy efficiency optimization; energy efficient silicon; frequency 3 GHz; planar ultra-thin box and body fully-depleted CMOS technology; size 28 nm; voltage 0.52 V to 1.37 V; wide dynamic voltage and frequency scaling; CMOS integrated circuits; CMOS technology; Electrostatics; Logic gates; Silicon; Threshold voltage; Transistors; ARM Cortex A9; UTBB FD-SOI; dual core processor; dynamic voltage and frequency scaling; energy efficiency optimization; forward body bias;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2013.2295977
  • Filename
    6725645