DocumentCode :
776970
Title :
Current-Mode Phase-Locked Loops— A New Architecture
Author :
DiClemente, Dominic ; Yuan, Fei
Author_Institution :
Dept. of Electr. & Comput. Eng., Ryerson Univ., Toronto, Ont.
Volume :
54
Issue :
4
fYear :
2007
fDate :
4/1/2007 12:00:00 AM
Firstpage :
303
Lastpage :
307
Abstract :
This brief introduces current-mode phase-locked loops (PLLs). The proposed current-mode PLLs differ from conventional voltage-mode PLLs by replacing their RC loop filter with a RL loop filter, eliminating the need for large on-chip capacitors. The large inductance of the current-mode loop filter is obtained from CMOS active inductors, taking the advantage of their large and tunable inductance and small silicon area. Both types I and II current-mode PLLs are introduced. Implemented in TSMC 0.18-mum CMOS technology, the simulation results of a 3-GHz current-mode PLL demonstrate that the PLL has the lock time 50 ns, silicon area 2800 mum2, dc power consumption 12.2 mW, and phase noise of -84.5 dBc at 1-MHz frequency offset and the maximum -74 dBc reference spurs
Keywords :
CMOS analogue integrated circuits; current-mode circuits; inductors; phase locked loops; 0.18 micron; 12.2 mW; 3 GHz; CMOS active inductors; CMOS technology; RL loop filter; TSMC; current-controlled oscillators; current-mode loop filter; current-mode phase-locked loops; type I PLL; type II PLL; Active inductors; CMOS technology; Capacitors; Energy consumption; Filters; Inductance; Phase locked loops; Phase noise; Silicon; Voltage; Current-controlled oscillators (CCOs); current-mode loop filters; current-mode phase-locked loops (PLLs);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2006.889727
Filename :
4155058
Link To Document :
بازگشت