Title :
A reprogrammable EDGE baseband and multimedia handset SoC with 6-mbit embedded DRAM
Author :
Cofler, Andrew M. ; Druilhe, Francois ; Dutoit, Denis ; Harrand, Michel
Author_Institution :
STMicroelectronics, Grenoble, France
Abstract :
A CMOS EDGE baseband and multimedia handset SoC features a dual core (microcontroller and DSP) architecture together with all the necessary interface logic and hardware accelerators interconnected by a multi-layer bus. The DSP memory hierarchy features an instruction cache coupled to a 6-Mbit embedded DRAM instruction memory allowing in the field software flexibility (for example dynamic upgrade of DSP software), while minimizing power and area (closely matching a ROM based solution). The chip is implemented in a 130-nm 6-metal layer CMOS process and is packaged in a 12 × 12 ball-grid array. Full chip standby mode current is 690 μA (with data retention), resulting in a 500 hour complete GSM/EDGE terminal autonomy.
Keywords :
CMOS digital integrated circuits; DRAM chips; cache storage; digital signal processing chips; embedded systems; memory architecture; mobile handsets; multimedia systems; programmable circuits; system-on-chip; 130 nm; 6 Mbit; 690 pA; CMOS EDGE baseband handset; DSP memory hierarchy; dual core architecture; embedded DRAM instruction memory; hardware accelerators; instruction cache; interface logic; multi-layer bus; multimedia handset SoC; reprogrammable EDGE baseband handset; Baseband; CMOS logic circuits; Computer architecture; Digital signal processing; Digital signal processing chips; Embedded software; Hardware; Microcontrollers; Random access memory; Telephone sets; Cellular baseband; DSP; EDGE; GSM; SoC; eDRAM; low power; memory hierarchy;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2005.859317