DocumentCode :
777571
Title :
Resistive interpolation biasing: a technique for compensating linear variation in an array of MOS current sources
Author :
Satyanarayana, Srinagesh ; Suyama, Ken
Author_Institution :
Philips Lab., Briarcliff Manor, NY, USA
Volume :
30
Issue :
5
fYear :
1995
fDate :
5/1/1995 12:00:00 AM
Firstpage :
595
Lastpage :
598
Abstract :
A new technique called resistive interpolation biasing for accurately biasing a large number of analog cells on a VLSI chip is presented. Variations in oxide thickness, mobility, doping concentration, etc., cause inaccuracies in current ratios of two identically biased transistors if they are placed sufficiently far apart on a chip. The proposed technique compensates for these inaccuracies without using any sampling or switching. The technique has been verified using a 2 μm n-well CMOS process. Measurements show a factor of 3 improvement in terms of current ratio accuracy when the resistive interpolation technique is used. The circuit can be implemented with a small chip area and low power dissipation. This technique finds applications where extensive current duplication over a large area is required (e.g., analog memories, D/A converters, continuous-time filters, imaging arrays, neural networks, and fuzzy logic systems)
Keywords :
CMOS analogue integrated circuits; VLSI; analogue processing circuits; compensation; interpolation; 2 micron; MOS current sources array; VLSI chip; analog cells; linear variation compensation; n-well CMOS process; resistive interpolation biasing; Analog memory; CMOS process; Circuits; Current measurement; Doping; Interpolation; Power dissipation; Sampling methods; Semiconductor device measurement; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.384175
Filename :
384175
Link To Document :
بازگشت