DocumentCode :
777702
Title :
Plastic packaging and burn-in effects on ionizing dose response in CMOS microcircuits
Author :
Clark, Steven D. ; Bings, John P. ; Maber, M.C. ; Williams, Michael K. ; Alexander, David R. ; Pease, Ronald L.
Author_Institution :
Crane Div., Naval Surface Warfare Center, USA
Volume :
42
Issue :
6
fYear :
1995
fDate :
12/1/1995 12:00:00 AM
Firstpage :
1607
Lastpage :
1614
Abstract :
Results are reported from an investigation of the effects of packaging and burn-in on the post-irradiation performance of National Semiconductor 54AC02 Quad 2-input NOR gates. The test population was drawn from a single wafer fabricated in the National process qualified under Mil-Prf-38535 to an ionizing radiation hardness of 100 krads(Si). The test sample was divided between plastic and ceramic packages. Additionally, half of the plastic samples and half of the ceramic samples received a 168 hour/125°C burn-in, Two irradiation schemes were used. The first followed Mil-Std-883 Method 1019.4 (dose rate=50 rads(Si)/s). The second used a low dose rate (0.1 rads(Si)/s). AC, DC, transfer function and functional behavior were monitored throughout the tests. Significant differences among the package types and burn-in variations were noted with the plastic, burned-in components demonstrating enhanced degradation. They show the worst post-irradiation parameter values as well as very broad post-irradiation parameter distributions. Degradation is highly dependent upon dose rate and anneal conditions. Two different radiation induced leakage paths have been identified, and their characteristics have been correlated to variations in high dose rate and low dose rate circuit performance. Caution is recommended for system developers to ensure that radiation hardness characterization is performed for the same package/burn-in configuration to be used in the system
Keywords :
CMOS integrated circuits; integrated circuit packaging; integrated circuit testing; plastic packaging; radiation effects; radiation hardening (electronics); 54AC02; CMOS microcircuits; Mil-Std-883 Method 1019.4; anneal conditions; burn-in effects; ceramic packages; degradation; high dose rate; ionizing dose response; ionizing radiation hardness; low dose rate method; plastic packaging; post-irradiation performance; quad 2-input NOR gates; radiation hardness characterization; radiation induced leakage paths; Assembly; Ceramics; Circuit testing; Costs; Cranes; Degradation; Plastic packaging; Semiconductor device packaging; Temperature; Thermal stresses;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.488756
Filename :
488756
Link To Document :
بازگشت