DocumentCode :
777826
Title :
Design methodology and advances in nested-Miller compensation
Author :
Palumbo, Gaetano ; Pennisi, Salvatore
Author_Institution :
Dipt. Elettrico, Elettronico a Sistemistico, Catania Univ., Italy
Volume :
49
Issue :
7
fYear :
2002
fDate :
7/1/2002 12:00:00 AM
Firstpage :
893
Lastpage :
903
Abstract :
The nested Miller compensation of three-stage amplifiers is reviewed by using a simple design-oriented approach. The method provides stable amplifiers by accurately controlling the overall phase margin as well as that of the internal loop. Furthermore, the use of nulling resistors to remove the RHP zeros is discussed and optimization criteria are described. A novel technique is presented which allows an amplifier´s frequency and settling performance to be greatly improved without increasing power consumption. Thanks to the small compensation capacitors employed, the approach is amenable for integration and in particular where large load capacitors have to be driven. SPICE simulations based on a 0.8-μm CMOS design are given and found in remarkable agreement with the theoretical analysis
Keywords :
CMOS analogue integrated circuits; SPICE; compensation; feedback amplifiers; poles and zeros; power amplifiers; step response; CMOS analog integrated circuits; CMOSFET power amplifiers; SPICE simulations; design-oriented approach; double pole-zero cancellation; feedback amplifiers; frequency compensation; internal loop; multistage amplifier; nested Miller compensation; nulling resistors; optimization criteria; overall phase margin; small compensation capacitors; stable amplifiers; three-stage amplifiers; zero compensation; Bandwidth; Capacitors; Design methodology; Energy consumption; Frequency; Power amplifiers; Resistors; SPICE; Transconductance; Voltage;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/TCSI.2002.800463
Filename :
1016822
Link To Document :
بازگشت