DocumentCode :
780154
Title :
A new hybrid fault detection technique for systems-on-a-chip
Author :
Bernardi, Paolo ; Bolzani, Leticia Maria Veiras ; Rebaudengo, Maurizio ; Reorda, Matteo Sonza ; Vargas, Fabian Luis ; Violante, Massimo
Author_Institution :
Dipt. di Autom. e Inf., Politecnico di Torino, Torina, Italy
Volume :
55
Issue :
2
fYear :
2006
Firstpage :
185
Lastpage :
198
Abstract :
Hardening SoCs against transient faults requires new techniques able to combine high fault detection capabilities with the usual requirements of SoC design flow, e.g., reduced design-time, low area overhead, and reduced (or ) accessibility to source core descriptions. This paper proposes a new hybrid approach which combines hardening software transformations with the introduction of an Infrastructure IP with reduced memory and performance overheads. The proposed approach targets faults affecting the memory elements storing both the code and the data, independently of their location (inside or outside the processor). Extensive experimental results, including comparisons with previous approaches, are reported, which allow practically evaluating the characteristics of the method in terms of fault detection capabilities and area, memory, and performance overheads.
Keywords :
fault location; hardware-software codesign; logic testing; system-on-chip; SoC; hybrid fault detection technique; systems-on-a-chip; Automotive engineering; Circuit faults; Costs; Electrical fault detection; Electronic circuits; Fault detection; Frequency; Hardware; Software performance; System-on-a-chip; Index Terms- SoC dependability; infrastructure IP; transient fault detection.;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2006.15
Filename :
1566579
Link To Document :
بازگشت