Title :
A design methodology for efficient application-specific on-chip interconnects
Author :
Ho, Wai Hong ; Pinkston, Timothy Mark
Author_Institution :
Dept. of Electr. Eng.-Syst., Univ. of Southern California, Los Angeles, CA, USA
Abstract :
As the level of chip-integration continues to advance at a fast pace, the desire for efficient interconnects - whether on-chip or off-chip - is rapidly increasing. Traditional interconnects like buses, point-to-point wires, and regular topologies may suffer from poor resource sharing in the time and space domains, leading to high contention or low resource utilization. In this paper, we propose a design methodology for constructing networks for special-purpose computer systems with well-behaved (known) communication characteristics. A temporal and spatial model is proposed to define the sufficient condition for contention-free communication. Based upon this model, a design methodology using a recursive bisection technique is applied to systematically partition a parallel system such that the required number of links and switches is minimized while achieving low contention. Results show that the design methodology can generate more optimized on-chip networks with up to 60 percent fewer resources than meshes or tori while providing blocking performance closer to that of a fully connected crossbar.
Keywords :
integrated circuit interconnections; system-on-chip; application-specific on-chip interconnect; contention-free communication; on-chip network; parallel system; recursive bisection technique; spatial model; special-purpose computer system; temporal model; Communication switching; Computer networks; Design methodology; Design optimization; Network topology; Network-on-a-chip; Resource management; Sufficient conditions; Switches; Wires; On-chip interconnects; communication model; irregular topology.; low-contention communication; network partitioning;
Journal_Title :
Parallel and Distributed Systems, IEEE Transactions on
DOI :
10.1109/TPDS.2006.15