DocumentCode :
781384
Title :
A Petri Net Control Unit for High-Speed Modular Signal Processors
Author :
Brofferio, Sergio C.
Author_Institution :
Politecnico di Milano, Milan, Italy
Volume :
35
Issue :
6
fYear :
1987
fDate :
6/1/1987 12:00:00 AM
Firstpage :
577
Lastpage :
583
Abstract :
This paper proposes a hierarchical representation of digital signal processing algorithms suitable for real-time implementations. Petri net models are used to demonstrate every possible operating parallelism in their graphical expression, the marked Petri graph. Moreover, a hierarchical algorithm execution control based on delayed Petri graphs is presented. A strictly modular system architecture suitable for VLSI implementation and data-driven processing is reviewed in its main components. The algorithm representation is then applied to the design of the control part of the system modules. Details at the logic level of the controllers for an array of digital signal processors are presented as an application of the proposed methodology.
Keywords :
Petri networks; Signal processing; Communication system control; Computer architecture; Control systems; Digital signal processors; Logic arrays; Master-slave; Parallel processing; Signal processing; Signal processing algorithms; Space technology;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/TCOM.1987.1096819
Filename :
1096819
Link To Document :
بازگشت