DocumentCode :
78167
Title :
A Lattice Reduction-Aided MIMO Channel Equalizer in 90 nm CMOS Achieving 720 Mb/s
Author :
Senning, Christian ; Bruderer, Lukas ; Hunziker, Jurg ; Burg, Andreas
Author_Institution :
Telecommun. Circuit Lab., EPFL Lausanne, Lausanne, Switzerland
Volume :
61
Issue :
6
fYear :
2014
fDate :
Jun-14
Firstpage :
1860
Lastpage :
1871
Abstract :
In this paper, a VLSI implementation of a complete MIMO channel equalization ASIC based on lattice reduction-aided linear detection is presented. The architecture performs preprocessing steps at channel rate and low-complexity linear data detection at symbol rate. Preprocessing is based on Seysen´s algorithm for lattice reduction. We present algorithmic improvements of the lattice reduction preprocessing in terms of area and throughput of the VLSI implementation with minor impact on the error-rate. Due to the low-complexity implementation of the lattice reduction-aided data detection stage, our architecture is able to achieve very low power in typical packet-based MIMO wireless data transmission scenarios. The final 90 nm CMOS ASIC achieves an energy efficiency for the detection of 24 pJ/bit at a throughput of 720 Mbps with near-optimal error-rate performance.
Keywords :
CMOS integrated circuits; MIMO communication; VLSI; application specific integrated circuits; equalisers; signal detection; CMOS ASIC; Seysen algorithm; VLSI; bit rate 720 Mbit/s; channel rate; lattice reduction-aided MIMO channel equalizer; lattice reduction-aided linear data detection; low-complexity linear data detection; near-optimal error-rate performance; packet-based MIMO wireless data transmission; size 90 nm; symbol rate; Bit error rate; Detectors; Indexes; Lattices; MIMO; OFDM; Vectors; Detection; MIMO; Seysen´s algorithm; lattice reduction;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2013.2295027
Filename :
6725688
Link To Document :
بازگشت