DocumentCode :
781979
Title :
Bringing communication networks on a chip: test and verification implications
Author :
Vermeulen, Bart ; Dielissen, John ; Goossens, Kees ; Ciordas, Calin
Volume :
41
Issue :
9
fYear :
2003
Firstpage :
74
Lastpage :
81
Abstract :
In this article we present test and verification challenges for system chips that utilize on-chip networks. These SOCs and networks on a chip are introduced, where the NOC is exemplified by Philips´ AE THEREAL NOC architecture. We discuss existing test and verification methods for SOCs and NOCs, and show the particular advantages of using an NOC for both testing and verifying the network, and testing and verifying the other components of the SOC. This article is concluded with our experiences with NOCs and a description of ongoing work within Philips in this emerging field.
Keywords :
integrated circuit testing; system-on-chip; telecommunication network routing; telecommunication switching; NOC; Philips´ AE THEREAL; SOCs; networks on a chip; on-chip networks; test; verification; Circuit testing; Communication networks; Communication switching; Computer networks; Hardware; Network-on-a-chip; Packet switching; Switches; System testing; System-on-a-chip;
fLanguage :
English
Journal_Title :
Communications Magazine, IEEE
Publisher :
ieee
ISSN :
0163-6804
Type :
jour
DOI :
10.1109/MCOM.2003.1232240
Filename :
1232240
Link To Document :
بازگشت