DocumentCode :
783524
Title :
Discrete-Dopant-Induced Timing Fluctuation and Suppression in Nanoscale CMOS Circuit
Author :
Li, Yiming ; Hwang, Chih-Hong ; Li, Tien-Yeh
Author_Institution :
Dept. of Commun. Eng., Nat. Chiao Tung Univ., Hsinchu
Volume :
56
Issue :
5
fYear :
2009
fDate :
5/1/2009 12:00:00 AM
Firstpage :
379
Lastpage :
383
Abstract :
As the dimensions of semiconductor devices continue to be reduced, device fluctuations have become critical to determining the accuracy of timing in circuits and systems. This brief studies the discrete-dopant-induced timing characteristic fluctuations in 16-nm-gate complementary metal-oxide-semiconductor (CMOS) circuits using a 3-D ldquoatomisticrdquo coupled device-circuit simulation. The accuracy of the simulation has been confirmed by using the experimentally calibrated transistor physical model. For a 16-nm-gate CMOS inverter, 3.5%, 2.4%, 18.3%, and 13.2% normalized fluctuations in the rise time, fall time, high-to-low delay time, and low-to-high delay time, respectively, are found. Random dopants may cause significant timing fluctuations in the studied circuits. Suppression approaches that are based on the circuit and device design viewpoints are implemented to examine the associated characteristic fluctuations. The use of shunted transistors in the circuit provides similar suppression to the use of a device with doubled width. However, both approaches increase the chip area. To eliminate the need to increase the chip area, channel engineering approaches (vertical and lateral) are proposed, and their effectiveness in reducing the timing fluctuation is demonstrated.
Keywords :
CMOS integrated circuits; MOSFET; delays; fluctuations; nanotechnology; MOSFET; atomistic coupled device-circuit simulation; calibrated transistor physical model; channel engineering; delay time; device fluctuations; discrete-dopant-induced timing fluctuation; discrete-dopant-induced timing suppression; gate CMOS inverter; nanoscale CMOS circuit; random dopants; semiconductor devices; shunted transistors; timing accuracy; Fluctuation suppression technique; modeling and simulation; nanometer-scale metal–oxide–semiconductor field-effect transistor (MOSFET) device and circuit; random dopant effect; timing fluctuation;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2009.2019168
Filename :
4895229
Link To Document :
بازگشت