DocumentCode
784175
Title
ECP- and CMP-Aware Detailed Routing Algorithm for DFM
Author
Shen, Yin ; Zhou, Qiang ; Cai, Yici ; Hong, Xianlong
Author_Institution
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume
18
Issue
1
fYear
2010
Firstpage
153
Lastpage
157
Abstract
In this paper, a novel design-for-manufacture-aware detailed routing algorithm that seeks to minimize the thickness range of the chip surface after copper damascene process is proposed. The paper is based on an electroplating (ECP) and chemical mechanical polishing (CMP) model and predictors for final thickness range are abstracted. The proposed detailed routing is implemented in a W-shape multilevel full-chip routing framework using depth first search and branch-and-bound techniques in maze backtracking. Experimental results show that compared to maze routing (MR) (that does not consider CMP), the improvements in the average metal density standard and the average amount of dummy fill are 12.0% and 6.99% respectively. Compared to density-driven maze routing (DMR) that considers only CMP but does not consider ECP, the improvements in the average metal density standard and the average amount of dummy fill are 0.53% and 0.72%, respectively. So, the proposed algorithm can obtain improvement in optimizing CMP while the wire length and vias are not increased clearly and the completion rate is guaranteed. Therefore, the yield of chips is improved.
Keywords
chemical mechanical polishing; design for manufacture; electroplating; network routing; tree searching; CMP-aware detailed routing; ECP-aware detailed routing; W-shape multilevel full-chip routing; branch-and-bound technique; chemical mechanical polishing; chip surface; chip yield; copper damascene process; density-driven maze routing; depth first search; design for manufacture; electroplating; maze backtracking; maze routing; metal density; thickness range; Chemical mechanical polishing (CMP); design for manufacture (DFM); detailed routing; electroplating (ECP);
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2008.2008020
Filename
4895288
Link To Document