DocumentCode :
786907
Title :
Test vector generation for charge sharing failures in dynamic logic
Author :
Heragu, Keerthi ; Sharma, Manish ; Kundu, Rahul ; Blanton, R.D.
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Volume :
21
Issue :
12
fYear :
2002
fDate :
12/1/2002 12:00:00 AM
Firstpage :
1502
Lastpage :
1508
Abstract :
Dynamic logic is increasingly becoming a logic type of choice for designs requiring high speed and low area. Charge sharing is one of many problems that may cause failure in dynamic logic circuits due to their low noise immunity. The authors address the charge-sharing noise issue. Specifically, they develop an accurate but tractable model for analyzing charge sharing that avoids costly Hspice simulations. The model is used to generate test vectors using a generalized ATPG tool. The charge-sharing model and the corresponding tests are validated using Hspice simulations on industrial circuits and it is also demonstrated that test vectors that establish high amounts of charge sharing could be generated for most domino gates.
Keywords :
CMOS logic circuits; SPICE; automatic test pattern generation; failure analysis; integrated circuit noise; logic CAD; logic simulation; CMOS dynamic logic gate; Hspice simulations; accurate tractable model; charge sharing failures; charge-sharing noise issue; domino gates; dynamic logic; dynamic logic design; generalized ATPG tool; low noise immunity; test vector generation; Boolean functions; CMOS logic circuits; Circuit noise; Circuit simulation; Circuit testing; Logic circuits; Logic design; Logic gates; Logic testing; Voltage;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2002.804377
Filename :
1097870
Link To Document :
بازگشت