DocumentCode :
787591
Title :
Design of VLSI CMOS circuits under thermal constraint
Author :
Daasch, W. Robert ; Lim, Chee How ; Cai, George
Author_Institution :
Dept. of Electr. & Comput. Eng., Portland State Univ., OR, USA
Volume :
49
Issue :
8
fYear :
2002
fDate :
8/1/2002 12:00:00 AM
Firstpage :
589
Lastpage :
593
Abstract :
As process technologies continue to scale, the effects of temperature can no longer be neglected. High on-chip temperature causes frequency degradation, increases wasteful leakage power, and lowers device reliability. Therefore, managing on-chip temperature becomes an important design undertaking. In this brief, the effects of temperature on very large-scale integration design are presented, and an analytical technique is introduced to systematically design and evaluate thermal control mechanisms, such as the dynamic clock throttling (DCT) and the dynamic frequency scaling (DFS). Using the energy-delay product (EDP) metric, the DFS is shown to outperform the DCT.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit design; VLSI CMOS circuit design; device reliability; dynamic clock throttling; dynamic frequency scaling; energy-delay product; frequency degradation; leakage power; on-chip temperature; thermal control; CMOS technology; Discrete cosine transforms; Frequency; Integrated circuit reliability; Large scale integration; Power system management; Power system reliability; Temperature; Thermal degradation; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2002.806247
Filename :
1097935
Link To Document :
بازگشت