DocumentCode :
788849
Title :
Analogue integrated circuit sizing with several optimization runs using heuristics for setting initial points
Author :
Puhan, J. ; Burmen, A. ; Tuma, T.
Volume :
28
Issue :
42433
fYear :
2003
Firstpage :
105
Lastpage :
111
Abstract :
Circuit sizing (i.e., determining MOSFET channel widths and lengths which result in the most appropriate and robust circuit) is an optimization process. When it is completed, there always remains a dilemma; namely, whether a better solution exists. With different starting points one can arrive at different local minima. A heuristic process, consisting of many optimization runs starting from different initial points, is proposed. It tries to find another local minimum of the cost function in every run and thus reveals some additional information about the circuit. The mathematical background of the algorithm used is described. Finally, the heuristic algorithm is tested on some real integrated operating amplifier designs. The results show that from the cost-function point of view surprisingly many equivalent solutions exist.
Keywords :
Algorithm design and analysis; Analog integrated circuits; Application specific integrated circuits; Circuit simulation; Computational modeling; Design optimization; Equations; Humans; MOSFET circuits; Robustness;
fLanguage :
English
Journal_Title :
Electrical and Computer Engineering, Canadian Journal of
Publisher :
ieee
ISSN :
0840-8688
Type :
jour
DOI :
10.1109/CJECE.2003.1425097
Filename :
1425097
Link To Document :
بازگشت