DocumentCode :
790427
Title :
Theory and practice of automatic design constraint generation
Author :
Bhadra, J.
Author_Institution :
Freescale Semicond. Inc., USA
Volume :
153
Issue :
1
fYear :
2006
Firstpage :
9
Lastpage :
19
Abstract :
Design verification and test generation require the modelling of an environment for circuit under consideration. The task is complex, time consuming and error prone. In dynamic circuits, the presence of multiple clocks makes the problem even worse because of the multiplicity of clocking configurations under which the circuit can be instantiated. A technique is presented, which when provided with a set of user-specified inputs regarding environmental assumptions, can automatically generate all design constraints that can be used as environmental models for verification/test obligations. Experiments on real-life industrial strength circuits show that the technique is effective.
Keywords :
automatic testing; clocks; formal verification; logic design; logic testing; Freescale MPC74xx; PowerPC; automatic design constraint generation; circuit modelling; clocking configuration; design verification; dynamic circuit; industrial strength circuit; multiple clocks; test generation;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20050114
Filename :
1576337
Link To Document :
بازگشت