Title :
Analysis of on-chip inductance effects for distributed RLC interconnects
Author :
Banerjee, Kaustav ; Mehrotra, Amit
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
fDate :
8/1/2002 12:00:00 AM
Abstract :
This paper introduces an accurate analysis of on-chip inductance effects for distributed RLC interconnects that takes the effect of both the series resistance and the output parasitic capacitance of the driver into account. Using rigorous first principle calculations, accurate expressions for the transfer function of these lines and their time-domain response have been presented for the first time. Using these, a new and computationally efficient performance optimization techniques for distributed RLC interconnects has been introduced. The new optimization technique has been employed to analyze the impact of line inductance on the circuit behavior and to illustrate the implications of technology scaling on wire inductance. It is shown that reduction in driver output resistance and input capacitance with scaling can make deep submicron designs increasingly susceptible to inductance effects if global interconnects are not scaled. For scaled global interconnects with increasing line resistance per unit length, as prescribed by the International Technology Roadmap for Semiconductors, the effect of inductance on interconnect performance actually diminishes.
Keywords :
SPICE; VLSI; capacitance; circuit CAD; circuit optimisation; inductance; integrated circuit design; integrated circuit interconnections; time-domain analysis; transfer functions; circuit behavior; deep submicron designs; distributed RLC interconnects; driver output resistance; input capacitance; line resistance; on-chip inductance effects; output parasitic capacitance; scaled global interconnects; series resistance; technology scaling; time-domain response; transfer function; Distributed computing; Driver circuits; Inductance; Integrated circuit interconnections; Optimization; Parasitic capacitance; RLC circuits; Time domain analysis; Transfer functions; Wire;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2002.800459