Title :
Comment on “High Speed Parallel Decimal Multiplication With Redundant Internal Encodings”
Author :
Gorgin, S. ; Jaberipur, G.
Author_Institution :
Iranian Res. Organ. for Sci. & Technol. (IROST), Tehran, Iran
Abstract :
Han propose a new method for parallel decimal multiplication with redundant partial products. They compare the performance of their multiplier with some previous relevant works, based on analytical and synthesis results. We have noted that the claimed critical delay path in (IEEE Trans. Computers, vol. 62, no. 5, pp. 956-968, May 2013) is faster than the actual critical delay path. Therefore, comparison results seem to be deceptive. For example, our accurate analytical evaluation devaluated the claimed speed advantage over the multiplier of (Microelectronics J., vol. 40, no. 10, pp. 1471-1481, Oct. 2009). Furthermore, we synthesized both multipliers, to show synthesis results confirm those of analytical evaluation.
Keywords :
digital arithmetic; matrix multiplication; parallel processing; critical delay path; high speed parallel decimal multiplication; redundant internal encodings; redundant partial products; Adders; Computer science; Computers; Delays; Educational institutions; Encoding; Logic gates; Decimal arithmetic; parallel decimal multiplication; redundant representation; signed-digit partial product;
Journal_Title :
Computers, IEEE Transactions on
DOI :
10.1109/TC.2013.160