DocumentCode :
795516
Title :
Micro-operation cache: a power aware frontend for variable instruction length ISA
Author :
Solomon, Baruch ; Mendelson, Avi ; Ronen, Ronny ; Orenstien, Doron ; Almog, Yoav
Volume :
11
Issue :
5
fYear :
2003
Firstpage :
801
Lastpage :
811
Abstract :
Modern computer architectures that support variable length instruction set architectures (ISA), such as the Intel´s IA-32, distinguish between the architectural level of presentation and the micro-architectural representations of the instructions. At the micro-architectural level, instructions are represented by fixed-length micro-operations termed uops, and complex instructions are broken into sequence of uops. The fetch and decode operations in such architectures are extremely complicated and power hungry, especially if they aim to handle several variable length instructions per cycle. This paper suggests caching uop sequences from decoded instructions in a special structure, termed uop cache (UC), and use this fix-length decoded format when possible. Doing so enables reduction in the processor´s power and energy consumption while not compromising performance. We will show that a moderately-sized UC can eliminate about 75% instruction decodes across a broad range of benchmarks and over 90% in multimedia applications and high-power tests. For existing Intel P6 family processors, the eliminated work may save about 10% of the full-chip power consumption. While the new proposed technique can be used to save power without degrading performance, we can also use it to improve processor performance when power is constrained.
Keywords :
cache storage; instruction sets; low-power electronics; microprocessor chips; multimedia computing; pipeline processing; Intel IA-32; Intel P6 family processors; architectural level; decode operations; decoded instructions; energy consumption reduction; fetch operations; fix-length decoded format; fixed-length micro-operations; full-chip power consumption; high-power tests; micro-architectural representations; micro-operation cache; microarchitecture pipeline; multimedia applications; power aware frontend; processor power reduction; uop cache; uops; variable instruction length ISA; variable length instruction set architectures; Bandwidth; Benchmark testing; Computer architecture; Concurrent computing; Decoding; Degradation; Delay; Energy consumption; Instruction sets; Logic;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2003.814327
Filename :
1234399
Link To Document :
بازگشت