DocumentCode :
795602
Title :
A digitally programmable delay element: design and analysis
Author :
Maymandi-Nejad, Mohammad ; Sachdev, Manoj
Author_Institution :
Univ. of Waterloo, Ont., Canada
Volume :
11
Issue :
5
fYear :
2003
Firstpage :
871
Lastpage :
878
Abstract :
Variable delay elements are often used to manipulate the rising or falling edges of the clock or any other signal in integrated circuits (ICs). Delay elements are also used in delay locked loops (DLLs). Although, a few types of digitally controlled delay elements have been proposed, an analytical expression for the delay of these circuits has not been reported. In this paper, we propose a new delay element architecture and develop an analytical equation for the output voltage and an empirical relation for the delay of the circuit. The proposed circuit exhibits improved delay characteristics over previously reported digitally controlled delay elements.
Keywords :
delay circuits; delay lock loops; integrated circuit design; programmable circuits; delay locked loop; design analysis; digitally controlled delay element; digitally programmable delay element; integrated circuit; variable delay element; Capacitors; Circuit testing; Clocks; Delay; Digital control; Inverters; MOSFETs; Signal analysis; Signal design; Voltage control;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2003.810787
Filename :
1234406
Link To Document :
بازگشت