DocumentCode :
795683
Title :
A high-speed energy-efficient 64-bit reconfigurable binary adder
Author :
Perri, Stefania ; Corsonello, Pasquale ; Cocorullo, Giuseppe
Author_Institution :
Dept. of Electron., Univ. of Calabria, Rende, Italy
Volume :
11
Issue :
5
fYear :
2003
Firstpage :
939
Lastpage :
943
Abstract :
Datapaths for media signal processing are typically built using programmable computational elements such as adders and multipliers, which can be run-time reconfigured to operate on simple integers with 8, 16, or 32 bits of precision. In this brief, a new high-speed energy-efficient reconfigurable adder for media signal processing is presented. The proposed circuit is based on carry-propagation schemes and can be partitioned to perform one 64-, two 32-, four 16-, and eight 8-bit additions. When the Austria Mikro System (AMS) 0.35 /spl mu/m 2-poly 3-metal 3.3 V CMOS (CSD) process is used to produce layout, a worst propagation delay of about 4.9 ns and an average energy dissipation of about 181 /spl mu/W/MHz are obtained.
Keywords :
CMOS logic circuits; adders; high-speed integrated circuits; low-power electronics; reconfigurable architectures; 0.35 micron; 3.3 V; 64 bit; CMOS circuit; carry propagation; datapath; energy dissipation; energy efficiency; high-speed reconfigurable binary adder; multimedia signal processing; programmable computational element; propagation delay; Adders; Circuits; Discrete cosine transforms; Energy dissipation; Energy efficiency; Power dissipation; Propagation delay; Signal processing; Silicon; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2003.817109
Filename :
1234413
Link To Document :
بازگشت