DocumentCode :
796855
Title :
Hybrid-Scheduling for Reduced Energy Consumption in High-Performance Processors
Author :
Valluri, Madhavi ; John, Lizy ; Hanson, Heather
Author_Institution :
Syst. & Technol. Group, IBM Corp., Austin, TX
Volume :
14
Issue :
9
fYear :
2006
Firstpage :
1039
Lastpage :
1043
Abstract :
This paper develops a technique that uniquely combines the advantages of compile-time static scheduling and hardware dynamic scheduling to reduce energy consumption in dynamically scheduled processors. In this hybrid-scheduling paradigm, regions of the application containing large amounts of parallelism visible at compile-time bypass the dynamic scheduling hardware and execute in a low-power static mode. Experiments on several media and scientific benchmarks demonstrate that the proposed scheme can provide significant reduction in energy consumption with negligible performance degradation
Keywords :
dynamic scheduling; logic circuits; low-power electronics; processor scheduling; compile-time static scheduling; dynamically scheduled processors; hardware dynamic scheduling; high-performance processors; hybrid-scheduling; low-power static mode; performance degradation; reduced energy consumption; Dynamic scheduling; Energy consumption; Hardware; Logic; Microarchitecture; Optimal scheduling; Out of order; Parallel processing; Processor scheduling; Runtime; Dynamic scheduling; instruction-level parallelism; out-of-order issue processors; static scheduling;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2006.884055
Filename :
1715336
Link To Document :
بازگشت