DocumentCode :
797106
Title :
Counter-based compaction: Delay and stuck-open faults
Author :
Pilarski, Slawomir ; Wiebe, Kevin J.
Author_Institution :
Sch. of Comput. Sci., Simon Fraser Univ., Burnaby, BC, Canada
Volume :
44
Issue :
6
fYear :
1995
fDate :
6/1/1995 12:00:00 AM
Firstpage :
780
Lastpage :
791
Abstract :
In this paper, we study the properties of all major counter-based compaction schemes when the circuit under test is affected by delay or stuck-open faults. We present an error model that accurately describes the behavior of such circuits. The error model inherits from the asymmetric error model. Using this model, we compute exact aliasing probability for any test session length; we also determine the asymptotic aliasing probability. Examples that compare aliasing in counter-based compaction with aliasing in LFSRs indicate that the latter is more “predictable”
Keywords :
built-in self test; fault diagnosis; fault location; integrated circuit testing; logic testing; shift registers; LFSRs; aliasing probability; asymmetric error model; asymptotic aliasing probability; circuit under test; counter-based compaction; delay; error model; linear feedback shift registers; stuck-open faults; Automata; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Combinational circuits; Compaction; Delay; Markov processes; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.391183
Filename :
391183
Link To Document :
بازگشت