DocumentCode :
797478
Title :
Thermal simulation of thin-film interconnect failure caused by high current pulses
Author :
Gui, Xiang ; Dew, Steven K. ; Brett, Michael J.
Author_Institution :
Dept. of Electr. Eng., Alberta Univ., Edmonton, Alta., Canada
Volume :
42
Issue :
7
fYear :
1995
fDate :
7/1/1995 12:00:00 AM
Firstpage :
1386
Lastpage :
1388
Abstract :
We have performed a quantitative analysis of the time-dependent temperature distributions in response to a high current pulse for very large scale integrated (VLSI) metallization structures, especially for those used in field-programmable gate array (FPGA) devices with voltage programmable links (VPL´s). Simulation results are presented as pulse width versus maximum allowed current density through Al interconnects and as visualizations of the transient temperature distributions. The adiabatic approximation for modeling the current-induced heating is found to be valid only for an extremely short pulse duration (<10-8 sec). The thermal capacity of passivation materials can effectively inhibit the rate of temperature rise in the interconnects before the thermal equilibrium is established. As a result, the instantaneous maximum current density is largely increased particularly when a passivation material with high thermal conductivity is used
Keywords :
VLSI; failure analysis; field programmable gate arrays; integrated circuit interconnections; integrated circuit metallisation; integrated circuit modelling; integrated circuit reliability; passivation; temperature distribution; VLSI; adiabatic approximation; current-induced heating; field-programmable gate array; high current pulses; instantaneous maximum current density; metallization structures; passivation material; pulse duration; quantitative analysis; thermal capacity; thermal equilibrium; thermal simulation; thin-film interconnect failure; time-dependent temperature distributions; transient temperature distributions; voltage programmable links; Conducting materials; Current density; Field programmable gate arrays; Metallization; Passivation; Performance analysis; Temperature distribution; Thermal conductivity; Transistors; Very large scale integration;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.391228
Filename :
391228
Link To Document :
بازگشت