Title :
Statistical Timing for Parametric Yield Prediction of Digital Integrated Circuits
Author :
Jess, Jochen A G ; Kalafala, Kerim ; Naidu, Srinath R. ; Otten, Ralph H J M ; Visweswariah, Chandu
Author_Institution :
Dept. of Electr. Eng., Eindhoven Univ. of Technol.
Abstract :
Uncertainty in circuit performance due to manufacturing and environmental variations is increasing with each new generation of technology. It is therefore important to predict the performance of a chip as a probabilistic quantity. This paper proposes three novel path-based algorithms for statistical timing analysis and parametric yield prediction of digital integrated circuits. The methods have been implemented in the context of the EinsTimer static timing analyzer. The three methods are complementary in that they are designed to target different process variation conditions that occur in practice. Numerical results are presented to study the strengths and weaknesses of these complementary approaches. Timing analysis results in the face of statistical temperature and Vdd variations are presented on an industrial ASIC part on which a bounded timing methodology leads to surprisingly wrong results
Keywords :
application specific integrated circuits; digital integrated circuits; integrated circuit design; integrated circuit yield; statistical analysis; timing circuits; EinsTimer static timing analyzer; circuit performance; digital integrated circuits; industrial ASIC; parametric yield prediction; statistical timing analysis; Algorithm design and analysis; Application specific integrated circuits; Circuit optimization; Digital integrated circuits; Integrated circuit technology; Integrated circuit yield; Manufacturing; Temperature distribution; Timing; Uncertainty; Digital integrated circuits; timing;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2006.881332